半导体制程优秀PPT.ppt

上传人:石*** 文档编号:65259252 上传时间:2022-12-04 格式:PPT 页数:49 大小:7.77MB
返回 下载 相关 举报
半导体制程优秀PPT.ppt_第1页
第1页 / 共49页
半导体制程优秀PPT.ppt_第2页
第2页 / 共49页
点击查看更多>>
资源描述

《半导体制程优秀PPT.ppt》由会员分享,可在线阅读,更多相关《半导体制程优秀PPT.ppt(49页珍藏版)》请在得力文库 - 分享文档赚钱的网站上搜索。

1、半导体制程第1页,本讲稿共49页Outline1.Introduction2.Integrated Circuit and Its Application3.How is IC made?第2页,本讲稿共49页一种相移振荡器一种相移振荡器(1.3 MHz)Ge 衬底,晶体管及电阻、电容全部由衬底,晶体管及电阻、电容全部由Ge制成制成 (面面积约积约11.1x1.6mm2)扩散工艺形成晶体管扩散工艺形成晶体管黑蜡掩蔽腐蚀形成黑蜡掩蔽腐蚀形成Tr台面结构台面结构用细导线互连用细导线互连证明半导体材料不仅可用于制造分证明半导体材料不仅可用于制造分立器件,而且可以制造整个电子电立器件,而且可以制造整个

2、电子电路路1958.9.12 J.Kilby 研制成功第一个半导研制成功第一个半导体集成电路体集成电路-“Solid Circuit”J.Kilby的发明的发明“固体电路固体电路”Kilby和他和他1958,7,24的设计的设计第3页,本讲稿共49页Migration of Electronics Manufacturing From inception,electronic manufacturing has migrated geographically from the West to the East:from the US and Europe,over to Japan,throu

3、gh the Taiwan area,Korea,arriving in the East:China and India.The shift in wafer production typically lags behind the rest of the supply chain,but China and India are now at the forefront of IC production!23123第4页,本讲稿共49页2000 WW IC Market China6%WW MarketOthers$57.80Japan$37.80U.S.A$57.90$9.8021%WW

4、Market2005 WW IC Market$40.80Others$82.10U.S.A$36.50Japan$33.00China2006 WW IC Market 26%WW MarketOthers$87.44U.S.A$46.56$62.35Japan$57.05ChinaUS$billionSource:IC insights January 2007 In 2005,Chinas IC consumption reached USD$40.8 billion,overtaking the top spot as the worlds largest regional IC ma

5、rket for the first time.By 2010,Chinas IC market is estimated to reach USD$124 billion in terms of overall consumption.China Becomes Worlds Largest IC Market第5页,本讲稿共49页A Leading Foundry In The WorldSMIC BeijingSMIC ShanghaiSMIC TianjinTianjinTianjinBeijingBeijingShanghaiShanghaiWuhanWuhanChengduChen

6、gduShenzhenShenzhenSMIC Assembly&Testing(Chengdu)SMIC BeijingWuhan Xinxin*Chengdu Cension*提供提供0.35-0.09微米的制程技术微米的制程技术 第6页,本讲稿共49页IC Industry Business UnitIDM(Integrated Device Manufacturer)qProduct design&sales,qFabq&/or IC assemblyFab liteqProduct design&Sales,qHas Fab,but manufacture less than 50%

7、productFablessqProduct&sales only,no Fab&assembly houseFoundryqFab onlyqNo productAssembly houseqIC assembly onlyqNo product第7页,本讲稿共49页一条龙的集成代工服务一条龙的集成代工服务Dedicated Full Service ProviderDesignServicesMask Making WaferManufacturingWafer ProbingAssembly&Final TestWafer BumpingSOPPLCCTSOPQFPBGABGAFlip

8、ChipCSP第8页,本讲稿共49页第9页,本讲稿共49页2008-IC 技技术现状状Integration of 108 1010 transistors in a chip.Clock frequency of more than 3GHz.Cutoff frequency of 350 GHz for SiGe bipolar.Mass production 90nmAdvanced manufacturing 65nmManufacturing development 45nmProcess and device R&D 32nm.Smallest transistor realize

9、d-5nmMOSFET第10页,本讲稿共49页Outline1.Introduction2.Integrated Circuit and Its Application3.How is IC made?第11页,本讲稿共49页导体导体半导体半导体绝缘体绝缘体 半导体材料特性半导体材料特性:经经掺杂后掺杂后,可藉由,可藉由电场电场(电压电压)、光光、温度温度、压力压力、磁场等改变或磁场等改变或控制其导电特性。控制其导电特性。最广为应用的集成电路芯片材料:最广为应用的集成电路芯片材料:硅硅(Silicon,Si)。纯硅导电特性差,纯硅导电特性差,可藉掺杂可藉掺杂(Doping,将杂质加入硅片中将杂

10、质加入硅片中)改变或控制改变或控制其导电特性。其导电特性。如何掺杂及控制杂质在硅片中分如何掺杂及控制杂质在硅片中分布是半导体重要制程技术之一布是半导体重要制程技术之一。半导体半导体 Semiconductor第12页,本讲稿共49页分离分离式式电电路路 Discrete Circuit第13页,本讲稿共49页ITANIUM MICROPROCESSOR(1.72 Billion Transistors 90nm 595 mm2)第14页,本讲稿共49页To make wafers,polycrystalline silicon is melted.The melted silicon is u

11、sed to grow silicon crystals(or ingots)that are sliced into wafers.首先融化多晶硅,生成晶柱,然后切割成晶圆。Raw Material for Wafers第15页,本讲稿共49页A slice of semiconductor material,processed to have specified electrical characteristics,especially before it is developed into an electronic component or integrated circuit.晶圆上

12、的小颗粒,经过处理后具有特殊电性用途。Semiconductor Glossary 半导体术语表 Die 晶粒Assembled semiconductor electronic component.切割封装好的半导体电子元件。Chip 晶片、芯片A small,thin,circular slice of a semiconductor material,such as Silicon,on which repeated integrated circuits can be formed.半导体物质(如纯硅)小薄圆片,在上面可以形成一个个完整电路Wafer 晶圆第16页,本讲稿共49页Sil

13、icon Technology 矽矽(硅硅)技术技术6 吋吋(15.24cm)8 吋吋(20.32cm)12 吋吋(30.48cm)1.78 倍倍 2.25 倍倍(A)Production Capability(生产生产能力能力)(B)Design Capability(设计设计能力能力)元件縮小元件縮小0.18 um(微米微米)0.13 um(微米微米)1 um(微米微米)=百万分之一米(m)=头发的 分之一头发头发的的 分之一分之一千万万第17页,本讲稿共49页芯片分类及应用Types of ICs&Applications应用领域Applications应用领域应用领域应用领域Some

14、types of ICs芯片分类芯片分类DRAM动态随机存储器MPUs微处理器Computer电脑ASIC特定用途集成电路DSPs数字信号处理器Consumer消费Flash闪存存储器 EEPROMs电可擦除只读存储器Communi-cation通讯第18页,本讲稿共49页Electronic PackageFirst level package(Single-chip module)First level package(Multi-chip module)Second level package(PCB or card)Third level package(Mother board)第1

15、9页,本讲稿共49页Outline1.Introduction2.Integrated Circuit and Its Application3.How is IC made?第20页,本讲稿共49页Building an IC ChipTape-out(used to be a lot of informationput on tape)Like a blueprint for wafer production第21页,本讲稿共49页Hierarchy of IC ChipMultilevel MetallizationM1ContactVia 1M2Via 2M3Via 3M4IMD3IL

16、DIMD1IMD2Backend processFrontendActiveAreaDiffusion Barrier/Adhesion PromoterPlug电晶体电晶体(晶体管晶体管)MOSFET:Metal-Oxide-Semiconductor Field-Effect Transistor连接线连接线第22页,本讲稿共49页晶圆芯片制作概述Wafer Manufacturing Overview晶柱晶柱Silicon Ingot芯片芯片Wafer光罩制作光罩制作/光刻光刻离子植入离子植入切割、封装切割、封装电镀电镀(Die,晶粒)(Chip,晶芯)蚀刻蚀刻Mask Making/P

17、hotolithographyIon ImplantationAssembly&TestingElectroplatingEtching沉积沉积Deposition 第23页,本讲稿共49页PHOTO(黃光黃光)Module Process Procedures(制程步骤制程步骤):(a)PR_coating(上光上光 阻阻)光阻光阻见见白光即白光即反应反应 用用黄光黄光(b)Photo_mask&exposure(上光罩及上光罩及曝光曝光)(c)CD measurement(曝光曝光后量测后量测)简称简称 ADI_CD(d)After Develop Inspection(曝光后检查曝光后检

18、查)简称简称 ADIPR:Photo Resist(光光 阻阻)(化学物品)CD:Critical Dimension(重要尺寸重要尺寸)Mask(光罩光罩)特殊特殊光线光线曝光曝光区区光光 阻阻光光 阻阻光光 阻阻(1)大小或宽度是否OK?(ADI_CD)(2)光阻是否曝开?(ADI)第24页,本讲稿共49页PHOTO(黄光黄光)Module 光阻光阻区区(PR)ADI_CDADI_CD光光阻阻区区(PR)第25页,本讲稿共49页ETCH(蚀刻蚀刻)Module Process Procedures(制程步骤制程步骤):(a)Dry Etching(气相蚀刻气相蚀刻)化化学反应后成气体去除学

19、反应后成气体去除(b)WET_PR_stripping(光阻去除光阻去除,硫硫酸槽酸槽)(c)CD measurement(蚀刻后蚀刻后量測量測)简称简称AEI_CD(d)After Etch Inspection(蚀刻后检查蚀刻后检查)简称简称 AEI光光 阻阻光光 阻阻Etching gas(蚀刻气体蚀刻气体)光阻去除光阻去除(WET)大小或宽度是否OK?(AEI_CD)光阻同光阻同时会被吃掉一些时会被吃掉一些第26页,本讲稿共49页Thin-Film(薄膜薄膜)Module Process Procedures(制程步骤制程步骤):(a)Thin film deposition(薄膜薄膜

20、沉积沉积,单单片片)(b)Thickness measurement(沉积沉积厚度厚度量測量測)(c)Film types(薄膜薄膜种类种类):(i)非导体非导体:oxide(氧化物氧化物),nitride(氮化硅氮化硅)(ii)导体导体:metal(金属金属:W,Ti,TiN,Al)Si3N4(氮化硅氮化硅)SiH4(气气)+NH3(气气)Si3N4(固固)TiCl4(气气)+NH3(气气)TiN(固固)厚度符合厚度符合要求要求?第27页,本讲稿共49页 CMP(化学机械研磨化学机械研磨)Module Process Procedures(制程步骤制程步骤):(a)Chemical Mech

21、anical Polishing(化学机械研磨化学机械研磨)简称简称 CMP(b)单片研磨单片研磨(c)主要目的主要目的:表面表面平坦化平坦化(d)Thickness measurement(研磨后研磨后厚度厚度量測量測)FilmCMP平坦化平坦化厚度符合厚度符合要求要求?第28页,本讲稿共49页Diffusion(扩散扩散)Module Process Procedures(制程步骤制程步骤):(a)Film deposition(炉管薄膜沉积炉管薄膜沉积,150片片)(b)Thickness measurement(沉积沉积厚度厚度量測量測)(c)Film types(薄膜薄膜种类种类):

22、(i)非导体非导体:oxide(氧化物氧化物),nitride(氮化硅氮化硅)(ii)导体导体:Doped-poly&WSiFilmSi(固固)+O2(气气)SiO2(固固)SiH4(气气)+NH3(气气)Si3N4(固固)厚度符合厚度符合要求要求?第29页,本讲稿共49页 WET(酸槽酸槽)Module Process Procedures(制程步骤制程步骤):(a)Pre-clean for deposition(薄膜薄膜沉积沉积前清洗前清洗)(b)Film removal by WET(薄膜去除薄膜去除)(c)PR strip(光阻去除光阻去除)酸槽浸泡酸槽浸泡Surface clean

23、(表面清洗表面清洗)Film depositionFilm removal薄膜薄膜 或或 扩散扩散 制程制程光阻光阻去除去除 或或磷酸吃磷酸吃 Si3N4第30页,本讲稿共49页Implant(离子植入离子植入)Module Process Procedures(制程步骤制程步骤):(a)Photo Exposure(黄光黄光曝光曝光)(b)Ion Implantation(离子植入离子植入)简称简称 IMP(c)WET_PR_stripping(光阻去除光阻去除,酸槽酸槽)Mask(光罩光罩)特殊特殊光线光线曝光曝光区区光光 阻阻光光 阻阻P+P+P+P+P+P+P+植入区植入区光阻去除光阻

24、去除后后(WET)第31页,本讲稿共49页 PHOTO(黄光)制程制程&设备设备 ETCH(蚀刻)制程制程&设备设备 Thin-Film(薄膜)-CVD 制程制程&设备设备 Thin-Film(薄膜)-PVD 制程制程&设备设备 CMP(化学机械研磨)制程制程&设备设备 Diffusion(扩散)制程制程&设备设备 WET(酸槽)制程制程&设备设备 Implant(离子植入)制程制程&设备设备 Integration(制程整合)Manufacture(制造部)半导体制造半导体制造工程工程第32页,本讲稿共49页Brief Process Flow-IsolationP-sub(Silicon

25、wafer)SiN (Nitride)Pad oxide1.1.Wafer Start1.2.PAD Oxidation 110A(stress buffer)1.7.SiN(Nitride)Deposition 1.5KA1.8.Diffusion Lithography:1.8.1 P.R.coating1.8.2 Stepper Exposure1.8.3 DevelopmentPhoto Resistor coatingDiffusion maskStepper ExposureDiffusion P.R.P-sub(Silicon wafer)SiN (Nitride)Pad oxi

26、de第33页,本讲稿共49页Diffusion P.R.P-sub(Silicon wafer)SiN (Nitride)Pad oxideSTISTIBrief Process Flow Isolation(Cont)1.7.Trench(STI)Plasma Etching1.7.1 SiN Etching1.7.2 Silicon Etching1.8.Photo Resistor removeSEM(Scanning Electronic Microscope)第34页,本讲稿共49页Brief Process Flow Isolation(Cont)1.7.APCVD STI ref

27、ill 1.7.1 Liner Oxide Growth1.7.2 APCVD Oxide deposition1.7.3 STI Furnace 1000C Densify1.8.STI CMP (Chemical-Mechanical Polish)1.9.SiN removeDiffusion P.R.P-sub(Silicon wafer)SiN (Nitrid)Pad oxideSTISTISTI第35页,本讲稿共49页N-WELL MaskBrief Process Flow-Well formationP.R.CoatingN-WELL P.R.Stepper Exposure2

28、.1 N-WELL Formation:2.1.1 N-WELL PR coating2.1.2 N-WELL Lithography2.1.3 Development2.1.4 N-WELL implant2.1.5 PR stripping2.2 P-WELL Formation:2.2.1 P-WELL PR coating2.2.2 P-WELL Lithography2.2.3 Development2.2.4 P-WELL implant2.2.5 PR strippingP-sub(Silicon)Sac.oxideSTIPWELL N-WELLP.R.CoatingP-WELL

29、 MaskStepper ExposureStepper ExposureN-WELL Implant1.N-WELL-12.N-WELL-27.P MOS-VT8.P MOS anti-punchP-WELL Implant1.P-WELL-12.P-WELL-27.N MOS-VT8.N MOS anti-punch第36页,本讲稿共49页Brief Process Flow-Gate Oxide and POLYPR coatingP-sub(Silicon)NWELLPWELLGate OxideTG MaskStepper ExposureGate Oxide 2UPOLY grow

30、th3 Gate Oxide Formation:3.1 Thick Gate Oxide Growth3.2 PR coating3.3 TG Lithography3.4 Development3.5 RCA-A Wet etching3.6 PR stripping3.7 Thin Gate Oxide Growth4.Poly Growth4.1 undope.POLY growth4.2 N+POLY PR coating4.3 N+POLY Lithography4.4 Development4.5 N+POLY implant and PR StripPR CoatingN+PO

31、LY MaskN+POLY PRN+POLY implantStepper ExposureStepper ExposureTEM(Transmission Electron Microscope)第37页,本讲稿共49页Brief Process Flow-Gate EngineeringP-subNWELLSTIPWELLPolyPR coatingPoly Mask NLDDN-LDDN-PKTN-LDDN-PKTP-LDD PR P-LDDP-PKTStepper ExposureStepper ExposureN-LDD ImplantP-LDD implant5 Poly Gate

32、 Formation:5.1 Poly annealing5.2 PR coating5.3 POLY Lithography5.4 Development5.5 POLY Gate etching5.6 PR stripping5.7 Thin Oxide Growth6.LDD(Light Dope Drain)implant6.1 N-LDD Lithography(ellipsis)6.2 NLDD/N-PKT implant6.3 P-LDD Lithography(ellipsis)6.4 PLDD/P-PKT implant第38页,本讲稿共49页Brief Process Fl

33、ow-Drain EngineeringP-subNWELLSTIPWELLPolyPR coatingPoly Mask NLDDN-LDDN-PKTN-LDDN-PKTP-LDD PR P-LDDP-PKTN+PRN+N+P+PRP+P+ImplantN+implantGate OxideUMC.Fab8B.Generic 0.25um logic Ti-Salicide ProcessPolyTiSi2SpacerSourceDrainChannel Length7 Spacer Formation:7.1 PETEOS dep.7.2 SiN dep.7.3 Spacer dry et

34、ch8.Source and Drain Formation:8.1 N+Lithography8.2 N+implant8.3 PR stripping 8.4 P+Lithography8.5 P+implant8.6 PR stripping第39页,本讲稿共49页Brief Process Flow-ILD PassivationP-subNWELLSTIPWELLPolyPR coatingPoly Mask NLDDN-LDDN-PKTN-LDDN-PKTP-LDD PR P-LDDP-PKTN+PRN+N+P+PRP+SABPSGUSG9.Salicide Formation:9

35、.1 PETEOS-500A Cap Oxide dep.9.2 SAB(Salicide-Block)Lithography(ellipsis)9.3 Ti/Co sputtering9.4 Salicidation RTP C49 annealing9.5 TiN residual Semitool wet clean9.6 Salicidation RTP C54 annealing10.ILD Passivation10.1 SiN 300A deposition(Moisture and sodium block)10.2 AP-USG deposition(Gap filling

36、and B,P trap)10.3 TEOS-BPSG-14K deposition(re-flow and planarization)10.4 ILD CMP第40页,本讲稿共49页P-subNWELLSTIPWELLPolyPR coatingPoly Mask NLDDN-LDDN-PKTN-LDDN-PKTP-LDD PR P-LDDP-PKTN+PRN+N+P+PRP+SABPSGUSGPR CoatingBrief Process Flow-Contact Plug Contact Mask PR coatingContact PRMetal 1DUV Stepper Expos

37、ureDUV Stepper Exposure11.Contact Plug Formation:11.1 Contact Lithography11.2 Contact Plasma Etching11.3 PR strip11.4 Barrier layer deposition(Ti+TiN for well contact)11.5 RTP annealing11.6 Glue Layer deposition(Ti+TiN for plug adhesion)11.5 WCVD filling11.6 WCMP11.7 Metal Liner deposition(Ti+TiN fo

38、r Metal adhesion)11.8 Metal Sputter第41页,本讲稿共49页Brief Process Flow-Backend routine(Aluminum line)P-subNWELLSTIPWELLPolyPR coatingPoly Mask NLDDN-LDDN-PKTN-LDDN-PKTP-LDD PR P-LDDP-PKTN+PRN+N+P+PRP+SABPSGUSGPR Coating Contact Mask PR coatingContact PRMetal 1Contact plugPR CoatingMetal 1 maskMetal 1 PRM

39、etal 1HDP-1PEOXCap Oxide PR CoatingMVIA1 maskMVIA1 PRMetal 2 Stepper ExposureStepper ExposureStepper ExposureStepper Exposure12.IMD deposition12.1 HDP-Oxide deposition(Gap filling)12.2 PE-Oxide Deposition(Planarization and uniformity)12.3 IMD CMP12.4 Cap PE-Oxide13.MVIA plug formation13.1 MVIA Litho

40、graphy cycle13.2 MVIA Etching and PR strip13.3 Glue Layer deposition(Ti+TiN for plug adhesion)13.4 WCVD filling13.5 WCMP13.6 Metal Liner deposition(Ti+TiN for Metal adhesion)13.7 Metal Sputter第42页,本讲稿共49页Brief Process Flow-Aluminum lineMVIA1MVIA2MVIA3MVIA4MVIA5PassivationM5-8KM6-8KM4-5KM3-5KM2-5KM1-

41、5KUMC.Fab8B.Generic 0.25um logic Ti-Salicide Process第43页,本讲稿共49页P-subNWELLSTIPWELLPolyPR coatingPoly Mask NLDDN-LDDN-PKTN-LDDN-PKTP-LDD PR P-LDDP-PKTN+PRN+N+P+PRP+SABPSGUSGContact plugBrief Process Flow-Backend routine(Copper Dual Damascene)PR CoatingMetal 1 maskMetal 1Metal 2 MaskStepper Exposure 2

42、Stepper Exposure 2MVIA1 MaskMetal 2Stepper Exposure 1Stepper Exposure 1Stepper Exposure 3Stepper Exposure 314.ILD/M1 Damascene14.1 PEOX-3.6K deposition14.2 M1 Lithography14.3 M1 Trench Etching14.4 M1 Cu Electroplate(ECP)14.5 Cu CMP15.M2/MVIA1 Dual Damascene15.1 PEOX-9K deposition15.2 M2 Lithography1

43、5.3 M2 Trench Etching15.4 MVIA1 Lithography15.5 MVIA1 Plug Etching15.6 Trench Liner deposition15.7 M2/MVIA1 Cu ECP15.8 Cu CMP第44页,本讲稿共49页Hierarchy of IC ChipMultilevel MetallizationM1ContactVia 1M2Via 2M3Via 3M4IMD3ILDIMD1IMD2Backend processFrontendActiveAreaDiffusion Barrier/Adhesion PromoterPlug电晶

44、体电晶体(晶体管晶体管)MOSFET:Metal-Oxide-Semiconductor Field-Effect Transistor连接线连接线第45页,本讲稿共49页Thank you 谢谢谢谢Q&A 请您提问请您提问第46页,本讲稿共49页Si3N4(氮化硅氮化硅)Example(案例探讨案例探讨)How?(如何做如何做?)第47页,本讲稿共49页(a)WET(酸槽酸槽)(清洗清洗)(b)Diffusion or Thin-Filmnitride(氮化硅氮化硅)(薄膜薄膜沉积沉积)(c)CMP(化学机械研磨化学机械研磨)硏磨硏磨平坦化平坦化(d)PHOTO(黃光黃光)Mask(光罩光罩)特殊特殊光线光线曝光曝光区区光光 阻阻光光 阻阻第48页,本讲稿共49页(e)ETCH(蚀刻蚀刻)光光 阻阻光光 阻阻Etching gas(蚀刻气体蚀刻气体)(f)ETCH(蚀刻后蚀刻后)光光 阻阻光光 阻阻WET(酸槽酸槽)(g)WET(光阻去除光阻去除后后)結果結果第49页,本讲稿共49页

展开阅读全文
相关资源
相关搜索

当前位置:首页 > 生活休闲 > 资格考试

本站为文档C TO C交易模式,本站只提供存储空间、用户上传的文档直接被用户下载,本站只是中间服务平台,本站所有文档下载所得的收益归上传人(含作者)所有。本站仅对用户上传内容的表现方式做保护处理,对上载内容本身不做任何修改或编辑。若文档所含内容侵犯了您的版权或隐私,请立即通知得利文库网,我们立即给予删除!客服QQ:136780468 微信:18945177775 电话:18904686070

工信部备案号:黑ICP备15003705号-8 |  经营许可证:黑B2-20190332号 |   黑公网安备:91230400333293403D

© 2020-2023 www.deliwenku.com 得利文库. All Rights Reserved 黑龙江转换宝科技有限公司 

黑龙江省互联网违法和不良信息举报
举报电话:0468-3380021 邮箱:hgswwxb@163.com